New Release: PCLE Gen6 Controller IP for High-Speed Computing.

PCIe 6/7 & CXL 3.0

High-Speed PCIe Interconnects for Future Compute Bandwidth and Low Latency

FPGA-proven, High-speed interconnect IP enabling high-throughput, low-latency system architectures.

64 GT/s scalable lane architecture for extreme bandwidth

Standards-compliant PHY and controller integration

Modular, reusable IP for FPGA-to-ASIC migration

ARCHITECTURE OVERVIEW

A Unified Architecture for High-Speed Interconnects

Our interconnect IP is built as a modular, standards-compliant architecture that enables rapid integration, scalable performance, and predictable verification across FPGA prototypes and ASIC implementations.

Building Blocks

  • PCIe 6/7 Controller IP — Full protocol stack across transaction, link, and physical layers
  • PCIe 6/7 PHY IP — PAM4 signaling with link training and equalization
  • Subsystem Utilities — DMA, BAR handling, lane bonding, and error management
  • Verification Environment — Compliance-driven testbenches and protocol monitoring
  • Reference Platforms — FPGA-based validation on industry-leading FPGA platforms

Standards-Compliant and Interoperability-Proven

Our methodology leverages automated test flows, protocol monitors, and coverage metrics to ensure robust standards compliance and platform interoperability.

Full PCI-SIG Compliance

Tested for LTSSM sequences, link training, PAM4 encoding, equalization, and robust error handling.

CXL 3.0 Protocol Coverage

Verified CXL.io, cache/mem operations, coherency, transaction ordering, and protocol correctness.

FPGA-Proven Across Vendors

Validated on diverse FPGA families for portability and smooth ASIC transition.

REFERENCE DESIGNS & TOOL FLOWS

Ready-to-Use Reference Designs for Rapid Prototyping

Our platform delivers turnkey reference designs, software, and testbenches to cut prototyping time from months to weeks.

PCIe 6.0 Endpoint on FPGA

  • 64 GT/s multi-lane configuration
  • High-throughput DMA and buffer support
  • Reference drivers provided

CXL 3.0 Memory Expander Prototype

  • Cache and memory protocol demonstration
  • Memory pooling reference design

PHY + Controller Integration Kit

  • Pre-verified integration wrapper
  • RTL examples with timing constraints

USE CASES

Designed for Next-Generation Compute Systems

Data Center & HPC

Deterministic, low-latency interconnects for HPC clusters and cloud compute.

AI Accelerators & ML Engines

High-speed links for GPU and AI/ML accelerator integration.

SmartNICs & DPUs

FPGA-based offload engines for programmable networking and packet processing.

Storage & Memory Expansion

Scalable memory pooling and tiered storage solutions for disaggregated architectures.

PCIe/CXL Solutions Designed for Rapid Integration

Scalable PCIe/CXL architectures to speed up system and semiconductor designs.